- •Features
- •Pin Configurations
- •Disclaimer
- •Overview
- •Block Diagram
- •AT90S8535 Compatibility
- •Pin Descriptions
- •Port A (PA7..PA0)
- •Port B (PB7..PB0)
- •Port C (PC7..PC0)
- •Port D (PD7..PD0)
- •RESET
- •XTAL1
- •XTAL2
- •AVCC
- •AREF
- •Resources
- •AVR CPU Core
- •Introduction
- •Architectural Overview
- •Status Register
- •Stack Pointer
- •Interrupt Response Time
- •SRAM Data Memory
- •Data Memory Access Times
- •EEPROM Data Memory
- •EEPROM Read/Write Access
- •I/O Memory
- •Clock Systems and their Distribution
- •Clock Sources
- •Default Clock Source
- •Crystal Oscillator
- •External RC Oscillator
- •External Clock
- •Timer/Counter Oscillator
- •Idle Mode
- •Power-down Mode
- •Power-save Mode
- •Standby Mode
- •Extended Standby Mode
- •Analog-to-Digital Converter
- •Analog Comparator
- •Brown-out Detector
- •Internal Voltage Reference
- •Watchdog Timer
- •Port Pins
- •Resetting the AVR
- •Reset Sources
- •Power-on Reset
- •External Reset
- •Brown-out Detection
- •Watchdog Reset
- •Watchdog Timer
- •Timed Sequences for Changing the Configuration of the Watchdog Timer
- •Safety Level 0
- •Safety Level 1
- •Safety Level 2
- •Interrupts
- •I/O-Ports
- •Introduction
- •Configuring the Pin
- •Reading the Pin Value
- •Unconnected pins
- •Alternate Port Functions
- •Alternate Functions of Port A
- •Alternate Functions Of Port B
- •Alternate Functions of Port C
- •Alternate Functions of Port D
- •External Interrupts
- •8-bit Timer/Counter0 with PWM
- •Overview
- •Registers
- •Definitions
- •Counter Unit
- •Output Compare Unit
- •Force Output Compare
- •Modes of Operation
- •Normal Mode
- •Fast PWM Mode
- •Phase Correct PWM Mode
- •Internal Clock Source
- •Prescaler Reset
- •External Clock Source
- •16-bit Timer/Counter1
- •Overview
- •Registers
- •Definitions
- •Compatibility
- •Counter Unit
- •Input Capture Unit
- •Input Capture Trigger Source
- •Noise Canceler
- •Using the Input Capture Unit
- •Output Compare Units
- •Force Output Compare
- •Modes of Operation
- •Normal Mode
- •Fast PWM Mode
- •Phase Correct PWM Mode
- •8-bit Timer/Counter2 with PWM and Asynchronous Operation
- •Overview
- •Registers
- •Definitions
- •Counter Unit
- •Output Compare Unit
- •Force Output Compare
- •Modes of Operation
- •Normal Mode
- •Fast PWM Mode
- •Phase Correct PWM Mode
- •Timer/Counter Prescaler
- •Slave Mode
- •Master Mode
- •Data Modes
- •USART
- •Overview
- •Clock Generation
- •External Clock
- •Synchronous Clock Operation
- •Frame Formats
- •Parity Bit Calculation
- •USART Initialization
- •Sending Frames with 5 to 8 Data Bits
- •Sending Frames with 9 Data Bits
- •Parity Generator
- •Disabling the Transmitter
- •Receiving Frames with 5 to 8 Data Bits
- •Receiving Frames with 9 Data Bits
- •Receiver Error Flags
- •Parity Checker
- •Disabling the Receiver
- •Flushing the Receive Buffer
- •Asynchronous Data Recovery
- •Using MPCM
- •Write Access
- •Read Access
- •Two-wire Serial Interface
- •Features
- •TWI Terminology
- •Electrical Interconnection
- •Transferring Bits
- •START and STOP Conditions
- •Address Packet Format
- •Data Packet Format
- •Overview of the TWI Module
- •SCL and SDA Pins
- •Bit Rate Generator Unit
- •Bus Interface Unit
- •Address Match Unit
- •Control Unit
- •TWI Register Description
- •Using the TWI
- •Transmission Modes
- •Master Transmitter Mode
- •Master Receiver Mode
- •Slave Receiver Mode
- •Slave Transmitter Mode
- •Miscellaneous States
- •Analog Comparator
- •Analog Comparator Multiplexed Input
- •Features
- •Operation
- •Starting a Conversion
- •Differential Gain Channels
- •Changing Channel or Reference Selection
- •ADC Input Channels
- •ADC Voltage Reference
- •ADC Noise Canceler
- •Analog Input Circuitry
- •ADC Accuracy Definitions
- •ADC Conversion Result
- •ADLAR = 0
- •ADLAR = 1
- •Boot Loader Features
- •Application Section
- •Boot Loader Lock Bits
- •Performing a Page Write
- •Using the SPM Interrupt
- •Setting the Boot Loader Lock Bits by SPM
- •Reading the Fuse and Lock Bits from Software
- •Preventing Flash Corruption
- •Simple Assembly Code Example for a Boot Loader
- •Fuse Bits
- •Latching of Fuses
- •Signature Bytes
- •Calibration Byte
- •Signal Names
- •Parallel Programming
- •Enter Programming Mode
- •Chip Erase
- •Programming the Flash
- •Programming the EEPROM
- •Reading the Flash
- •Reading the EEPROM
- •Programming the Lock Bits
- •Reading the Signature Bytes
- •Reading the Calibration Byte
- •Serial Downloading
- •Data Polling Flash
- •Data Polling EEPROM
- •Electrical Characteristics
- •Absolute Maximum Ratings*
- •DC Characteristics
- •External Clock Drive Waveforms
- •External Clock Drive
- •Two-wire Serial Interface Characteristics
- •ADC Characteristics
- •Active Supply Current
- •Idle Supply Current
- •Standby Supply Current
- •Pin Pullup
- •Pin Driver Strength
- •Internal Oscillator Speed
- •Register Summary
- •Instruction Set Summary
- •Ordering Information
- •Packaging Information
- •Errata
- •Changes from Rev. 2502E-12/03 to Rev. 2502G-06/04
- •Changes from Rev. 2502E-12/03 to Rev. 2502F-06/04
- •Changes from Rev. 2502D-09/03 to Rev. 2502E-12/03
- •Changes from Rev. 2502C-04/03 to Rev. 2502D-09/03
- •Changes from Rev. 2502B-09/02 to Rev. 2502C-04/03
- •Changes from Rev. 2502A-06/02 to Rev. 2502B-09/02
- •Table of Contents
ATmega8535(L)
8-bit Timer/Counter0 with PWM
Timer/Counter0 is a general purpose, single channel, 8-bit Timer/Counter module. The main features are:
•Single Channel Counter
•Clear Timer on Compare Match (Auto Reload)
•Glitch-free, Phase Correct Pulse Width Modulator (PWM)
•Frequency Generator
•External Event Counter
•10-bit Clock Prescaler
•Overflow and Compare Match Interrupt Sources (TOV0 and OCF0)
Overview |
A simplified block diagram of the 8-bit Timer/Counter is shown in Figure 27. For the |
|
actual placement of I/O pins, refer to “Pinout ATmega8535” on page 2. CPU accessible |
|
I/O Registers, including I/O bits and I/O pins, are shown in bold. The device-specific I/O |
|
Register and bit locations are listed in the “8-bit Timer/Counter Register Description” on |
|
page 83. |
|
Figure 27. 8-bit Timer/Counter Block Diagram |
DATA BUS
|
TCCRn |
|
|
count |
|
|
TOVn |
clear |
Control Logic |
|
(Int.Req.) |
|
Clock Select |
|
|
direction |
clkTn |
|
|
|
|
Edge |
Tn |
|
|
Detector |
|
|
|
|
|
BOTTOM |
TOP |
|
|
Timer/Counter |
|
( From Prescaler ) |
|
|
|
|
|
TCNTn |
= 0xFF |
|
|
= 0 |
|
OCn |
|
|
|
|
|
|
|
|
(Int.Req.) |
= |
|
Waveform |
OCn |
|
Generation |
||
|
|
|
OCRn
Registers |
The Timer/Counter (TCNT0) and Output Compare Register (OCR0) are 8-bit registers. |
||||
|
Interrupt request (abbreviated to Int.Req. in the figure) signals are all visible in the Timer |
||||
|
Interrupt Flag Register (TIFR). All interrupts are individually masked with the Timer |
||||
|
Interrupt Mask Register (TIMSK). TIFR and TIMSK are not shown in the figure since |
||||
|
these registers are shared by other timer units. |
||||
|
The Timer/Counter can be clocked internally, via the prescaler, or by an external clock |
||||
|
source on the T0 pin. The Clock Select logic block controls which clock source and edge |
||||
|
the Timer/Counter uses to increment (or decrement) its value. The Timer/Counter is |
||||
|
inactive when no clock source is selected. The output from the Clock Select logic is |
||||
|
referred to as the timer clock (clkT0). |
||||
|
|
|
|
|
|
|
|
|
|
|
71 |
2502K–AVR–10/06 |
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
The double buffered Output Compare Register (OCR0) is compared with the |
|||||
|
Timer/Counter value at all times. The result of the compare can be used by the Wave- |
|||||
|
form Generator to generate a PWM or variable frequency output on the Output Compare |
|||||
|
pin (OC0). See “Output Compare Unit” on page 73. for details. The Compare Match |
|||||
|
event will also set the Compare Flag (OCF0) which can be used to generate an output |
|||||
|
compare interrupt request. |
|||||
Definitions |
Many register and bit references in this document are written in general form. A lower |
|||||
|
case “n” replaces the Timer/Counter number, in this case 0. However, when using the |
|||||
|
register or bit defines in a program, the precise form must be used, i.e., TCNT0 for |
|||||
|
accessing Timer/Counter0 counter value and so on. |
|||||
|
The definitions in Table 38 are also used extensively throughout the document. |
|||||
|
Table 38. Definitions |
|||||
|
|
|
||||
|
BOTTOM |
The counter reaches the BOTTOM when it becomes 0x00. |
||||
|
MAX |
The counter reaches its MAXimum when it becomes 0xFF (decimal 255). |
||||
|
TOP |
The counter reaches the TOP when it becomes equal to the highest |
||||
|
|
value in the count sequence. The TOP value can be assigned to be the |
||||
|
|
fixed value 0xFF (MAX) or the value stored in the OCR0 Register. The |
||||
|
|
assignment is dependent on the mode of operation. |
||||
|
|
|
|
|
|
|
Timer/Counter Clock
Sources
Counter Unit
The Timer/Counter can be clocked by an internal or an external clock source. The clock source is selected by the Clock Select logic which is controlled by the clock select (CS02:0) bits located in the Timer/Counter Control Register (TCCR0). For details on clock sources and prescaler, see “Timer/Counter0 and Timer/Counter1 Prescalers” on page 87.
The main part of the 8-bit Timer/Counter is the programmable bi-directional counter unit. Figure 28 shows a block diagram of the counter and its surroundings.
Figure 28. Counter Unit Block Diagram
|
|
|
|
|
|
|
|
|
TOVn |
|
|
|
|
|
|
||||
|
DATA BUS |
|
|
|
|
(Int.Req.) |
|
|
|
|
|
|
|||||||
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
Clock Select |
|
|
|||
|
|
|
|
count |
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
Edge |
|
|
|
Tn |
||
|
TCNTn |
clear |
|
|
|
|
clkTn |
Detector |
|
|
|
||||||||
|
|
|
|
|
|
|
|
||||||||||||
|
direction |
|
Control Logic |
|
|
|
|
|
|
|
|
||||||||
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
( From Prescaler )
bottom top
Signal description (internal signals):
count Increment or decrement TCNT0 by 1. direction Select between increment and decrement. clear Clear TCNT0 (set all bits to zero).
Timer/Counter clock, referred to as clkT0 in the following.
72 ATmega8535(L)
2502K–AVR–10/06